# Finite State Machines modeling in VHDL

## <u>Introduction</u>

- Finite state machines (FSM) constitute a special modeling technique for sequential logic circuits, as digital controllers and etc.
- Single-phase FSM (Mealy/Moore) diagram:



This upper section contains the combinational logic. From a VHDL perspective this part, being combinational (concurrent coding).

This lower section contains the sequential logic (flip-flops). Since all flip-flops are in this part of the system, clock and reset must be connected to it. From a VHDL perspective this part, being sequential, will require a PROCESS. When reset is asserted, pr\_state will be set to the system's initial state.

2

# Mealy vs. Moore Machines



input=(x,y)
output=(r,s,t)

input=(x,y)
output=(r,s,t)

# **Mealy Machines**

If the output of the machine depends on the *present state* and the *current input*, then it is called **Mealy machine**.



output = f(input, PS)NS = g(input, PS)

# **Moore Machines**

If the output of the machine depends only on the current state, it is called

Moore machine.



```
output = f(PS)

NS = g(input, PS)
```

# **Moore Machines**



 $\frac{Direct}{output = PS}$  NS = g(input, PS)

 $\frac{Autonomous}{output = f(PS)}$ NS = g(PS)

#### Autonomous Moore Machine

If the output of the machine depends only on the current state, it is called a

**Moore Autonomous machine.** 



```
output = f(PS)
NS = g(PS)
```

## **Direct Moore Machine**

If the output is the *current state*, it is called a **Moore direct machine**.



```
output = PS

NS = g(input, PS)
```

# FSM approach - rule of thumb

- Sequential circuit can in principle be modeled as a state machine, this is not always advantageous. The reason is that the code might become *longer*, more complex, and more error prone than in a conventional approach (this is often the case with simple registered circuits, like counters.
- As a simple rule of thumb, the FSM approach is advisable in systems whose tasks constitute a well-structured list so all states can be easily enumerated.
- A typical state machine implementation is used with a user-defined enumerated data type.

```
TYPE state IS (state0, state1, state2, state3, ...);
SIGNAL pr_state, nx_state: state;
```

# FSM Design Styles

#### **Design Style No.1**



In case of a Mealy Machine only pr\_state is stored, the output might change when the input changes depending on which state the machine is in regardless of clk (asynchronous output).

#### **Design Style No.2**



In many applications, the signals are required to be synchronous, so the output should be updated only when the proper clock edge occurs (the output must be stored as well).

# FSM Design Style No.1 – Sequential Part

In this design style the design of the lower section is completely separated from that of the upper section. All states of the machine are always explicitly declared using an enumerated data type.



Design of the Lower (Sequential) Section

```
PROCESS (reset, clock)
BEGIN

IF (reset='1') THEN
         pr_state <= state0;
ELSIF (clock'EVENT AND clock='1') THEN
         pr_state <= nx_state;
END IF;
END PROCESS;</pre>
```

In this approach the lower section is basically standard. The number of flip-flops inferred from this code section is  $\lfloor \log_2 n \rfloor$  FFs

# <u>FSM Design Style No.1 – Combinational Part</u>

This code does two things: it assigns the output value and establishes the next state.

The design of the Upper Section is Concurrent.



In order to cover all *pr\_state* signal permutations (Latch infer avoiding) in case of complicated and big FSMs, we can write default assignments to all outputs (<u>before</u> the **CASE** line).

```
In order to drain unplanned states we can use (<u>before</u> END CASE)

WHEN OTHERS => nx state <= idle state;
```

```
PROCESS (input, pr state)
           BEGIN
               CASE pr state IS
                   WHEN state0 =>
                       IF (input = ...) THEN
                           output <= <value>;
                           nx state <= state1;
                       ELSE ...
                       END IF;
                   WHEN state1 =>
                       IF (input = ...) THEN
                           output <= <value>;
                           nx state <= state2;
                       ELSE ...
                       END IF;
                   WHEN state2 =>
                       IF (input = ...) THEN
                           output <= <value>;
                           nx state <= state2;
                       ELSE ...
                       END IF;
               END CASE;
           END PROCESS;
©Hanan Ribo
```

# Mealy Machine – Design Style No.1 Example



## Mealy Machine – simple Example

```
LIBRARY ieee;
USE ieee.std logic 1164.all;
ENTITY simpleFSM IS
   PORT ( a, b, d, clk, rst: IN STD LOGIC;
           x: OUT STD LOGIC VECTOR (3 DOWNTO 0));
END simpleFSM;
ARCHITECTURE state machine OF simpleFSM IS
   TYPE state IS (stateA, stateB);
   SIGNAL pr state, nx state: state;
BEGIN
----- Lower section: ------
 PROCESS (rst, clk)
 BEGIN
   IF (rst='1') THEN
       pr state <= stateA;
   ELSIF (clk'EVENT AND clk='1') THEN
       pr state <= nx state;
   END IF;
 END PROCESS;
 ----- Upper section: -----
```

```
----- Upper section: -----
  PROCESS (a, b, d, pr state)
  BEGIN
   CASE pr state IS
        WHEN stateA =>
           x \le a;
            IF (d='1') THEN
                nx state <= stateB;
            ELSE
                nx state <= stateA;
            END IF;
        WHEN stateB =>
            x \le b;
            IF (d='1') THEN
                nx state <= stateA;
            FLSE
                nx state <= stateB;
            END IF;
    END CASE;
  END PROCESS;
END state machine;
```

# Mealy Machine – simple Example





# Mealy Machine – simple Example





# Moore Machine Example – modulo five

- A counter is an example of Moore machine, for the output depends only on the stored (present) state.
- As a simple registered circuit and as a sequencer, it can be easily implemented in conventional approach or using FSM approach (when the number of states is large it becomes cumbersome to enumerate them all).



## Moore Machine Example – modulo five

```
LIBRARY ieee;
USE ieee.std logic 1164.all;
ENTITY counter IS
   PORT ( clk, rst: IN STD LOGIC;
           count: OUT STD LOGIC VECTOR (3 DOWNTO 0));
END counter;
ARCHITECTURE state machine OF counter IS
   TYPE state IS (zero, one, two, three, four, five);
   SIGNAL pr state, nx state: state;
BEGIN
 ----- Lower section: -----
  PROCESS (rst, clk)
 BEGIN
   IF (rst='1') THEN
       pr state <= zero;
   ELSIF (clk'EVENT AND clk='1') THEN
       pr state <= nx state;
   END IF;
  END PROCESS;
 ----- Upper section: -----
```

```
---- Upper section: ----
 PROCESS (pr state)
  BEGIN
   CASE pr state IS
        WHEN zero =>
            count <= "00000";
           nx state <= one;
        WHEN one =>
            count <= "0001";
           nx state <= two;
        WHEN two =>
            count <= "0010";
           nx state <= three;
        WHEN three =>
            count <= "0011";
            nx state <= four;
        WHEN four =>
            count <= "0100";
           nx state <= five;
        WHEN five =>
            count <= "0101";
            nx state <= zero;
    END CASE;
  END PROCESS;
END state machine;
```

# Moore Machine Example – modulo five



## Reminder - FSM Design Styles

#### Design Style No.1



In case of a Mealy Machine only pr\_state is stored, the output might change when the input changes depending on which state the machine is in regardless of clk (asynchronous output).

#### **Design Style No.2**



In many applications, the signals are required to be synchronous, so the output should be updated only when the proper clock edge occurs (the output must be stored as well).

# FSM Design Style No.2 (Stored Output)

```
USE ieee.std logic 1164.all;
ENTITY <entity name> IS
   PORT ( input: IN <data type>;
          reset, clock: IN STD LOGIC;
          output: OUT <data type>);
END <entity name>;
ARCHITECTURE <arch name> OF <entity name> IS
   TYPE state IS (state0, state1, state2, state3, ...);
   SIGNAL pr state, nx state: state;
   SIGNAL temp: <data type>; -- first addition
BEGIN
 ----- Lower section: -----
 PROCESS (reset, clock)
 BEGIN
   IF (reset='1') THEN
       pr state <= state0;
   ELSIF (clock'EVENT AND clock='1') THEN
       output <= temp;
                       -- second addition
       pr state <= nx state;
   END IF;
 END PROCESS;
```

LIBRARY ieee;

```
- Upper section:
 PROCESS (input, pr state)
  BEGIN
    CASE pr state IS
        WHEN state0 =>
            IF (input = ...) THEN
                temp <= <value>; -- third update
                nx state <= state1;</pre>
            ELSE ...
            END IF:
        WHEN state1 =>
            IF (input = ...) THEN
                temp <= <value>; -- third update
                nx state <= state2;</pre>
            ELSE ...
            END IF:
        WHEN state2 =>
            IF (input = ...) THEN
                temp <= <value>; -- third update
                nx state <= state3;</pre>
            ELSE ...
            END IF;
    END CASE;
 END PROCESS;
END <arch name>;
```

# Mealy Machine – Design Style No.2 Example







24

# Mealy Machine - Design Style No.2 Example

```
LIBRARY ieee;
USE ieee.std logic 1164.all;
ENTITY simpleFSM IS
   PORT ( a, b, d, clk, rst: IN STD LOGIC;
           x: OUT STD LOGIC);
END simpleFSM;
ARCHITECTURE state machine OF simpleFSM IS
   TYPE state IS (stateA, stateB);
   SIGNAL pr state, nx state: state;
   SIGNAL temp: STD LOGIC;
BEGIN
----- Lower section: -----
 PROCESS (rst, clk)
 BEGIN
   IF (rst='1') THEN
       pr state <= stateA;
   ELSIF (clk'EVENT AND clk='1') THEN
       x \le temp;
       pr state <= nx state;
   END IF;
 END PROCESS;
 ----- Upper section: -----
```

```
----- Upper section: -----
 PROCESS (a, b, d, pr state)
  BEGIN
   CASE pr state IS
        WHEN stateA =>
            temp <= a;
            IF (d='1') THEN
                nx state <= stateB;
            ELSE
                nx state <= stateA;</pre>
            END IF:
        WHEN stateB =>
            temp <= b;
            IF (d='1') THEN
                nx state <= stateA;
            ELSE
                nx state <= stateB;
            END IF;
    END CASE;
  END PROCESS;
END state machine;
```

# Stored Output Mealy Machine – simple Example





# Stored Output Mealy Machine – simple Example

